### IM6100 OPERATOR CONSOLE #### INTRODUCTION The operator console for the IM6100 Prototyping System, 6900-CONTRL, consists of an array of console switches and indicators to facilitate computer operation and maintenance. The programmer, or operator, may start and stop program execution, examine and modify the contents of main memory, modify and display internal processor information, select various modes of microprocessor operation, manually load and execute short machine language programs or load and execute programs via the Teletype or high speed tape reader. Since the microprocessor register and internal control signals are not available externally, the modification and display of internal processor information must be done under program control. In this note, we discuss the architectural features that are incorporated in the IM6100 design to facilitate control panel operation, as well as the specific implementation of an operator console. #### MICROPROCESSOR—PANEL COMMUNICATION The panel must communicate with the microprocessor. Since the panel operation is inherently asynchronous in nature, the microprocessor must be "interrupted" to carry out the panel operations. However, there are certain drawbacks associated with the panel communicating with the CPU through the normal interrupt channel. The conventional interrupt system is inactive when the CPU is halted. Even when the CPU is running, the interrupt system is not always enabled. The console interrupt must be recognized by the CPU even if the CPU is in the halt state. The CPU must go into the run state to execute the panel routine and restore the original run/hlt state when exiting from the panel program. An interrupt request is granted by the CPU executing a "hardwired" subroutine call of the interrupt service routine. This capability is built into the CPU state sequencer. Since the control panel routines are normally stored in read-only memory, the entry point of the subroutine must be guaranteed to be a "ROM location". It is clear that the panel-CPU communication link must satisfy certain special requirements. These requirements can best be met by the provision of a dedicated panel interrupt request (CPREQ) line to the CPU which is treated differently from the conventional device interrupt request (INTREQ) line. #### "TRANSPARENT" PANEL MEMORY The panel routines require memory. If part of the main memory is used for the panel software, obviously that portion of the memory cannot be used by the user. It is desirable to make provisions for a control panel memory which is distinct from the main memory. This is an important consideration since the final version of the user system most probably will not have a full fledged control panel and the system designer would like to use the entire capacity of the main memory for the specific system application. One could then design a stand-alone completely independent and portable panel with the routines residing in the panel memory. The panel program may share the same addressing space as the main program and the console operations will be "transparent" to the system user. In the IM6100, a panel request is acknowledged if the CPREQ line is active low. The panel request is granted irrespective of the run/hlt state of the CPU. The CPU is temporarily put in the run state for the duration of the panel routine and the CPU reverts back to its original state after executing the panel program. CPREQ also bypasses the interrupt enable system. An internal flip-flop (CNTRL FF) is set when the CPREQ is acknowledged which prevents further CPREQs from being granted. As long as CNTRL FF is set, CPSEL, control panel memory select, becomes active low for memory references instead of MEMSEL, main memory select. CPSEL is used to distinguish between main memory and panel memory. The current contents of the program counter, PC, are deposited in location 0000<sub>8</sub> of panel memory. The PC is then set to 7777<sub>8</sub> and the CPU executes the panel program starting at location 7777<sub>8</sub>. The location 7777<sub>8</sub> contains a jump instruction to the entry point of the panel routine. The panel memory system is expected to be organized with read-write memory in page 0 and read-only memory in the higher pages. While the CPU is in the panel mode, MEMSEL becomes active during the final phase of "indirectly addressed" AND, TAD, ISZ, and DCA instructions. In indirectly addressed instructions, the address code refers to a memory location in which the 12-bit address of the operand is stored. The instructions are fetched from the panel memory. The indirect operand address pointer also comes from the panel memory. However, the final effective address refers to a location in the main memory. A main memory location may be examined by a TAD I instruction and modified by a DCA I instruction. Every location in the main memory is now accessible to the panel routine. The CPU control structure is implemented by a microprogram stored in a programmable logic array (PLA). After the complete execution of an instruction, the sequencer scans power-on RESET, CPREQ, external RUN/HLT, Direct Memory Access Request (DMAREQ) and INTREQ, respectively. The request with the highest priority is granted. If there is no active request, the CPU fetches the next instruction in sequence. The CNTRL FF being set, masks off all requests except power-on RESET. The CNTRL FF also inhibits any program modification to the interrupt system. One of the interrupt system modifying instructions is then used to reset the CNTRL FF. When the CPU executes an ION, Interrupt On, instruction in the panel mode, it does not affect the interrupt system; instead, the CNTRL FF is reset after executing the next sequential instruction. One may exit from the panel routine by executing the following sequence: ION; JMP I 00008. Location 00008 of the panel memory contains either the original return address when the panel routine was entered or it may be a new "starting address" defined by the operator, for example, by activating the "LOAD PC switch". The CPU reverts to its original run/hit state after executing the JMP I instruction, following an ION. The control panel requests are usually triggered when the console function switches, LOAD PC, LOAD FLAGS, DEP MEM, EXAM, BIN BOOT, or USER FN, are activated. However, these function switches generate a CPREQ only if the CPU is in the halt state in 6900-CONTRL as shown in Figure 1. This is to prevent activation of these switches by accident while the user program is running. If the CPU information must be displayed in "real time", the CPREQ is generated by a timer at fixed intervals, for example, 30 times a second. The 6900-CONTRL timer requests are inhibited when the microprocessor has already granted an interrupt or DMA request. The ## INTGNT, Device Interrupt Grant, and DMAGNT, DMA Grant, signals are used for this purpose. When a device interrupt is in progress, granting a control panel interrupt will interfere with the vectored interrupt priority scheme implemented in the Parallel Interface Element, PIE—IM6101. A control panel interrupt is not advisable when DMA operations are involved since it adversely affects the DMA response time as well as the DMA transfer rate. #### 6900-CONTRL #### SWITCH REGISTER The switch register consists of 12 switches that enable the operator to load the program counter with a 12-bit address, to deposit a 12-bit data word in a selected memory location or to load the extended address bits if more than 4K of memory is used. The switch register can also be read by the user program with the OSR, OR the switch register, operate instruction. #### **FUNCTION CONTROLS** #### LOAD PC Push Button The LOAD PC push button is used to load the Program Counter with a 12-bit address specified by the switch register. The PC information is displayed in the PC display. If the Rotary Switch is set to MD, then the DISPLAY will show the contents of the memory location immediately preceeding the location pointed to by the "new" PC. #### LOAD FLAGS Push Button This push button is used to load switch register bits 6-11 into the Instruction Field, IF 0-2, and Data Field, DF 0-2, Registers if more than 4K of memory is used. If the display select rotary switch is set to FLAGS, the FLAG information is shown in the DISPLAY. If extended memory control is not used, the IF and DF information is not valid. Switch register bit 0 is loaded into the LINK. #### **DEP MEM Push Button** If the operator wants to deposit data in a particular location of a specific memory field, the address must be loaded into the Program Counter by LOAD PC. Then the switch register switches must be set to correspond to the data to be deposited. The data is then deposited into the memory location specified by the content of the PC by activating DEP MEM. The PC is automatically incremented by one after the data is deposited to set up the next sequential memory address. If the display select rotary switch was set to MD, the memory data, which was just deposited, is shown in the DISPLAY. #### **EXAM Push Button** If the display select rotary switch is set to MD, the operator can cause the contents of the selected memory location to be brought from memory and displayed. In the memory examination mode, the Program Counter is incremented by one after the information is displayed to set up the next sequential memory address. Therefore, to modify the data in an examined location, the switch register and LOAD PC button must be used to return to the correct address. If the Display Select rotary switch is set to AC, MQ or FLAGS, the DISPLAY will show the status of the Accumulator, MQ Register or extended address bits when the Exam button is activated. The PC is not affected. #### **BIN BOOT Push Button** The BIN BOOT push button activates the bootstrap loader to read and store information contained in binary coded tapes, using ASR-33 Teletype paper tape reader or a high speed tape reader. For the bootstrap loader to function properly, the system must have a DEC PDP-8/E\*compatible Teletype or high speed paper tape reader interface. The 6902-CPUTTY card provides for a DEC PDP-8/E\*compatible ASR-33 Teletype Interface. Refer to Appendix I for a detailed description of the BIN BOOT operation. #### **USER FN Push Button** This button may be activated to implement user defined routines. Refer to Appendix II for the PAL III listing of the control panel program. The panel memory is organized as 256 $\times$ 12 PROM and 16 $\times$ 12 RAM. #### MODE CONTROLS #### **HLT Switch and CONT Push Button** The IM6100 can be stopped manually by flipping the HLT switch down. With the HLT switch up, the CONT push button is used to make the microprocessor execute programs starting at the location pointed to by the PC. If the CONT push button is activated with the HLT switch down, the microprocessor will execute a single instruction pointed to by the PC and then halt. This single instruction capability is an extremely useful feature for debugging user programs. #### **RESET Push Button** This button generates an initialize signal which is functionally equivalent to executing a CLEAR ALL FLAG, CAF 6007<sub>8</sub>, instruction. In the IM6100 prototyping system, they are wire-ANDed to generate the initialize signal. The RESET and CAF will clear the AC, LINK, and all peripheral flags. The interrupt system is disabled. Refer to the application note entitled "Teletype Interface for the IM6100 CMOS Microprocessor" for the status of the Teletype flags on initialize. The RESET differs from CAF in one important respect. The RESET will initialize all internal CPU flags, set the PC equal to 77778 and then halt. Activating the RUN button will cause the CPU to execute the routine starting at location 77778. RESET has the highest priority and pulsing the RESET while the CPU is executing a program in the panel memory will cause it to exit and go to the main memory location 77778 and halt. #### FREE RUN Switch and SINGLE CLOCK Push Button Since the IM6100 design is completely static, the CPU may be single clocked. If the FREE RUN switch is up, the microprocessor will run on the crystal oscillator on the 6902-CPUTTY card. The microprocessor can be single clocked by putting the FREE RUN switch down and then activating the SINGLE CLOCK. Two clock pulses are necessary for every state transition of the microprocessor since the microprocessor divides the input frequency by two for internal operation. Gating is provided on the CPUTTY board to ensure integral clocking and the SINGLE CLOCK is debounced to prevent false triggering in the single clock mode. <sup>\*</sup>Trademark of Digital Equipment Corporation, Maynard, MA. #### 30Hz Switch If the 30Hz switch is up, the panel will generate CPREQ's at 30Hz. While the CPU is executing the user program, this feature may be used to display processor state information in "real time". However, one must be careful to include these "window" timings to the actual execution time of the user task to calculate the overall time if timing considerations are critical. One must, therefore, be cautious while using the DMA and INT features of the IM6100 since the "real time" display would adversely affect the worst case response time and throughput of the microprocessor. This is a very convenient feature in the "single instruction mode" since the processor state information will be "immediately" available in the displays after executing the instruction. Also, while 30Hz is active, it is not necessary to press EXAM to look at new state information by changing the display select rotary switch. The 30Hz program overhead is less than one percent of the CPU active time. #### 3K ENABLE and 4K ENABLE Switches The 4K EN switch, when it is down, disables writes into the 6901 M4KX12 CMOS memory plane. Since the state of the IM6100 is unknown as it is powered up, it is recommended that the memory is write protected when applying power to the system. The 3K EN switch, when it is down, reconfigures the 4K $\times$ 12 memory into 1K $\times$ 12 RAM (locations 0000-1777<sub>8</sub>) and 3K $\times$ 12 ROM (locations 2000-7777<sub>8</sub>) to simulate a RAM-ROM system for user prototyping. #### DISPLAY #### Program Counter (PC) The PC displays the contents of the Program Counter in the 30Hz mode. If the 30Hz option is inactive, the operator must press the EXAM push button with the ROT SW set to AC, MQ or FLAGS. If the ROT SW is set to MD, the PC will be updated by one to point to the next sequential address. When operating on memory while the machine is halted, the PC displays the memory address. In the single clock mode, the PC displays the instruction address. #### Display In the Free Run mode, the Display contains information which is selected by the Display Rotary Switch, AC, MQ, FLAGS or MD. In the single clock mode, the Display follows the DX bus. Note that the Display information is valid only when DX contains valid information, i.e., the Display is undefined when the DX bus is tristated. #### RUN, XTA and IFETCH These discrete LEDs show the active state of the RUN, XTA and IFETCH lines of the IM6100. #### CONCLUSION The IM6100 is an excellent example of what can be provided in a microprocessor to facilitate panel functions. Undoubtedly, there are other ways of implementing these features. The IM6100 approach is interesting since it is extremely simple and straightforward. It requires only two additional pins and a minimum of internal logic, one additional line in the internal PLA. This approach does not require any new instructions and does not change the processor state. There are a number of panel options which can greatly increase the usefulness and flexibility of the microprocessor based system. For example, the panel can be used as a maintenance tool by storing test and exercise programs in the panel memory. Any additional feature is incorporated just by increasing the size of the panel memory to handle more software. The 6903-CONTRL may, therefore, be looked at as a completely independent, self-contained, standalone device which can be plugged into the system whenever panel functions are needed, and disconnected without disturbing any part of the user system. Picture hb9aik CONTROL PANEL 6903-CONTRL LOGIC ### APPENDIX I #### INTRODUCTION The BIN BOOT accepts tapes prepared with Digital Equipment Corporation PAL III, PAL D, PAL 8 or MACRO 8 assemblers and Intersil's FORTRAN/PAL III Cross Assembler. Diagnostic messages may be included on tapes. The BIN BOOT is functionally identical to the DEC BINARY LOADER described in the DEC Utility Routine Manual, DEC-81-RZPA-D, and the "Introduction to Programming" handbook. However, unlike the DEC BIN LOADER, the BIN BOOT does not use any locations in the main memory and hence all of main memory is available for user programs. #### **EXTERNAL TAPE FORMAT** Tapes to be read by the BIN BOOT must be in binary-coded format and have about one foot of leader-trailer code (any code with channel 8 punched; preferably code 200). The first two characters represent the initial address or origin. The initial character of the origin has no punch in channel 8, while channel 7 is punched. The second character designating the origin has no punches in either channel 8 or 7. Data characters have no punches in channel 8 ro 7. A 12-bit binary word is represented by two 6-bit characters on the tape in channels 6 through 1, channel 6 of the initial character being the most significant bit. The data characters are loaded into sequential locations following the origin set up. If more than 4K of memory is used, the assembler outputs a "field-setting" command of the form 11 XXX 000 (channel 8-1) to indicate the memory field into which the following data is to be loaded. If for example, XXX were 101, all data following the field designator should be loaded into memory field five. Trailer tape is similar to the leader. A concluding 2-character group before the trailer represents the checksum and has no punches in channel 8 or 7. #### CHECKSUM When any of the PDP-8 assemblers are used to produce a binary tape, a checksum is automatically punched at the end of the binary tape. This is the sum of all data on the tape including the origin but excluding diagnostic messages, leader/trailer code and field settings. The sum is accumulated character by character and not word by word. Carry out of the Accumulator, AC, is ignored. If the checksum accumulated while using the BIN BOOT does not agree with the last two characters on tape (i.e., the checksum on the tape calculated and placed there by the assembler), an error in loading has occurred. The microprocessor will halt after the tape has been loaded and the AC will be unequal to zero if a checksum error has occurred. If the tape was started before the leader, the microprocessor will halt at the leader with AC equal to 7600 or 0000, depending on the number of blank characters read before the microprocessor halts. #### MEMORY EXTENSION USAGE The BIN BOOT may be used to load the binary tape into any valid memory field. If the memory extension controller is not used, the extended memory field instructions of the BIN BOOT are treated as "don't cares". #### **BIN BOOT PROGRAM** Refer to Appendix II for the PAL III listing of the BIN BOOT program. The Program proceeds as follows: The incoming character is tested to see if it is a "rub-out" (all eight tape channels punched). If this is the case, all subsequent information coming from the reader is ignored until another rub-out is detected. This is the mechanism by which the assembler diagnostic messages are detected. They are preceded and followed by a single rub-out character. Within the diagnostic message any character is valid except, of course, a single rub-out character which would prematurely conclude the diagnostic message. Note that two consecutive rub outs within the diagnostic message would, in effect, be ignored. Next the character is tested to see if it is leader or field setting. Leader information is ignored. The "change data field" routine is executed if the character is in the field format. If the character is not part of the diagnostic message, leader or field setting, then it is part of the origin address, contains part of the data word and is part of the checksum and the appropriate course is followed. The BIN BOOT always "looks ahead" by one character to see if trailer follows the character just read. If it does, then the two characters read before the trailer is the checksum. #### BIN BOOT LOADING PROCEDURE - 1. Halt the machine. - Place the tape to be loaded (tape must be in binary format) in the Teletype or High Speed reader. Make sure that the reader is "on line". The leader portion of the tape must be over the read head. - In the Data Field register, place the field into which the program is to be loaded with the LD FLAGS push button and the switch register. - 4. When using the high speed reader switch register bit 0 must be 0. When using the TTY reader, the switch register bit 0 must be 1. - 5. Press BIN BOOT. - 6. The CPU halts after reading in the tape. - 7. Examine Accumulator by pressing EXAM with the rotary switch set to AC. If the switch was set to AC while the tape was being read in, DISPLAY will automatically show the contents of AC. The AC must be equal to 0000, if the tape was properly read in. While the tape is being read, the PC shows the current origin and the Display shows the data being loaded into memory. #### STARTING THE PROGRAM - 1. Press RESET to initialize the processor system, if required. - After the program has been successfully loaded, place starting address of the program in Switch register. Press LOAD PC. - Place the field where program exists in the Instruction Field register with the Switch register and LOAD FLAGS. - 4. Bring the Halt switch to the run state (up). - 5. Press CONTINUE. # INTERSIL CONTRUCONTRY AND THE LOGIC SHOWN OUTSIDE THE DOTTED LINES IS IN 6903 - CONTRU CONTRY ON THE LOGIC SHOWN OUTSIDE THE 6903-CONTRL LOGIC ## INTERSIL ### APPENDIX II Control Panel Program Listing: | | | | /COMPLIM | 7400-7777. THE PROM ADDRESS IS<br>ENTED- SEE LOGIC DIAGRAM<br>000-0017 | 7484<br>7485<br>7486<br>7487 | 1868<br>8245<br>3883<br>1883 | | AND<br>DCA | FNSV<br>K7700<br>THREE<br>THREE | | | |--------------|------|-----------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------|------------------------------|--------|------------|---------------------------------|---------------------------------------------|--| | | | | /PC DISPLAY IN 0<br>/DISPLAY IN 0640<br>/FUNCTION SWITCH | | 7418<br>7411 | 7458<br>5234 | | JMP | нгэө | /CPREQ GENERATED BY | | | | | | /ROTARY SWITCH I | 0 DEP PC -DX1 DEP FLAGS- DX2<br>- DX3 BINBOOT- DX4 USER -DX5<br>N 0180<br>AC-DX9 MQ-DX10 FLAGS-DX11 | 7412<br>7413 | 5212 | | JMP | EXEC-1 | /63.5 MS DELAY | | | | | | | AY BE USED FOR USER FN | 7414 | 7000 | | NOP | | /SYNC | | | | | | | NS ARE AVAILABLE TO | | | | | | | | | | | | /IMPLEMENT USER<br>/THE "USER FN | FUNCTION. CURRENTLY " DECREMENTS PC BY 1 TO A "EXAM AND MODIFY" | 7415<br>7416 | 7884<br>7438 | | RAL<br>SZL | | ACTIVE FNSW WILL BE 1 | | | | | | | RED TO SERVICE A 30HZ | 7417 | 5384 | | JMP | EXAM | | | | | | | /REQUEST IS 200 | MICROSECONDS AT 4MHZ. | 7428<br>7421 | | | JMP | DEPPC | | | | | | | /WHEN THE HLT S<br>/OF INSTRUCTION | W IS DOWN, AN EVEN NUMBER<br>S MUST BE EXECUTED IN<br>NEL PROGRAM. "NOP" IS | 7422<br>7423 | 7886<br>7438 | | RTL<br>SZL | . vara | | | | | | | | N ROUTINES TO ENSURE THIS. | 7424<br>7425 | | | SPA | I XDEP | | | | | | | | OUNCES A FN SV CLOSURE AND | | 5321 | | | DEPMEM | | | | | | | /RELEASE BY 63. | 5 MS AT 4 MHZ | 7427<br>7438<br>7431<br>7432 | 7886<br>7638<br>5725<br>5326 | | | I BINBOOT | | | | | | | PCLEDS= | | 7433 | | XDEP, | | USER<br>LAGS | | | | | | | DISLEDS= | 8848 | | | | | | | | | | | | FNSV-<br>ROTSV- | | | | | | | | | | | | | | | | | | | | | | | | | | #8888<br>/RAM LOCATIONS | | 7434<br>7435 | 1888 | нгзю, | TAD<br>DCA | PC<br>PCLEDS | | | | 8888 | 8888 | | 0000 | | 7436 | 1188 | | | ROTSW | | | | 6665 | | | 8888 | | 7437<br>7448 | 7812 | | RTR<br>SMA | | | | | 8883 | 8886 | THREE, | 8888 | | 7441 | 5275<br>7428 | | JMP | FLDIS | | | | 8884<br>8885 | 6000 | EXEC. | 0000<br>0000 | | 7443 | 5366 | | | MODIS | | | | 9886 | 0880 | 100103703541 | 8888 | | 7444 | 7812 | | RTR | | | | | 9997 | 8888 | RDRSEL, | | | 7445<br>7446 | 7700<br>5302 | K7788, | JMP | ACDIS | | | | 0811 | | | 8688 | | 7447 | 7888 | MDDIS. | NOP | /FOR EVE | EN INSTRUCTION SYNC | | | 0612<br>0013 | 8888 | RDRSW,<br>CHAR, | 8888 | | 7458<br>7451 | 7248 | | TAD | | | | | 0014 | | WORDI. | 8888 | | 7452<br>7453 | 3884 | | DCA | EXEC-1<br>I EXEC-1 | | | | 8816 | | | | | 7454 | 3046 | | | DISLEDS | /INSTR THAT WAS JUST EXECUTED | | | | | | /LOCATIO | NS 864-8617 AV TO USER | | | | | /UK DATA | THAT WAS JUST DEPOSITED | | | | | | | | | | | | | | | | | | | /PROM PROGRAM | | 7455<br>7456 | 1003 | EXIT, | TAD | THREE | | | | | | | *7777 | | 7457 | 5267 | | | .+10 | | | | 7777 | 5776 | | JMP 1 7776 | /CPREQ ENTRY | 7468 | 1868 | | | FNSW | | | | 7776 | 7488 | | *7776 | /CP ROUTINE ENTRY | 7462 | 7640 | | SZA | | | | | | | | *7400 | | 7463 | 5260 | | JMP | •-3 | /IF FN SW SPREQ WAIT TIL<br>/SW IS RELEASED | | | 7488 | 3881 | START, | DCA AC | | 7464 | 3004 | | DCA | EXEC-1 | 219 350 900 | | | 7481 | | | GTF<br>DCA FLAGS | /SAVE AC AND FLAGS | 7465 | 2884 | | ISZ | EXEC-1 | THEN DEPOSITION FOR AN A SE | | | 7483 | | | DCA EXEC-1 | | 7466 | 5265 | | JMP | | /THEN DEBOUNCE FOR 63-5 MS | | | 1463 | 3884 | | DOM EXEC-1 | /INIT TO 0000 TO COUNT<br>/DEBOUNCE DELAY | 7467<br>7478 | 1002<br>7004 | | RAL | FLAGS | RESTORE LINK | | | | | | | | 7471<br>7472 | 7200 | | TAD | AC | /RESTORE AC | | | | | • | | | 7473 | 6001<br>5400 | | ION | | /RESET CP INT FF | | | | | | | | 1414 | 5400 | | UNP | . 0000 | | | ## ``` CLA CLL TAD FLAGS JMP EXIT-1 7388 FLDIS, /INTERSIL ABSOLUTE BIN LOADER. PROGRAM COMPATIBLE /VITH DEC BIN /WITH DEC SIN /IF THE USER TAPE IS PROPRLY LOADED CPU WILL STOP /UITH AC-8888.IF THE USER TAPE IS STARTED BEFORE /LEADER THEN THE PROGRAM WILL STOP AT THE LEADER /WITH AC-8888 OR 7688. 7500 7501 MQDIS, CLA HQA JMP EXIT-1 5254 TAD AC JMP EXIT-1 /SV(0)=1 FOR TTY ENTRY /SV(0)=0 FOR HS RDR /DEC PDP-8/E CONFALL /MNEMONICS /KCC -SET TTY RDR RUN /RFC -SET HS RDR RUN /KSF -SEP IF TTY CHAR RDY /KSF -SEP IF HSRDR CHAR RDY /KRB -AC(4-11) GETS TTY CHAR /SET TTY RDR RUN /RRB RFC-AC(4-11) GETS HSRDR CHAR /SET HSRDR RUN /DEC PDP-8/E COMPATIBLE TTY AND HS RDR EXAM, CLA CLL TAD ROTSW 7586 7587 7518 7511 7812 7812 7628 7410 RTR RTR SNL CLA SKP /EXIT FOR AC,MQ & FLAGS /MD EXAM, INCREMENT PC 7512 7513 7514 7515 5234 2000 5234 5234 JMP HZ30 ISZ PC JMP HZ30 ISZPC. JMP HZ38 7516 7517 7526 7684 3888 5234 CLA OSR DCA PC JMP HZ3Ø DEPPC, KCC RDF TAD K6281 DCA EXEC CLA OSR DCA RDRSEL TAD RET 7521 7522 7523 7688 7684 3488 DEPNEN, NOP CLA OSR DCA I PC JMP ISZPC /INIT TTY READER /INIT MS READER /INIT MS READER /GET DATA FIELD /FORM CDF INSTRUCTION /CDF SUBROUTINE INIT- /READ SW REG /READER SELECT 7631 7632 7633 7634 7635 6832 6814 6214 1372 BEGIN, 7524 5313 3885 7684 3887 1375 7631 BINBOOT, BEGIN 7636 7637 7648 7526 0000 USER 6666 START USER DEFINED LOCATIONS *7602 /EN CLA CMA TAD PC DCA PC JMP I XHZ30 8888 DCA EXEC+1 /INIT CDF SUBROUTINE. 7248 1888 3888 5778 6888 /DECREMENT PC ROUTINE /THE "BEGG" ROUTINE MAY BE ENTERED /FROM "BEGIN" OR "GO" LOOP. BEGSV=7777 /IF FROM BEGIN AND =0000 IF FROM GO. 7683 7684 7685 /SYNC 7848 CMA DCA BEGSV /RTF CANNOT BE USED TO RESTORE FLAGS /SINCE IT WILL CAUSE CPINTFF TO BE RESET 7644 3811 BEGG. DCA RUBSW /RUBSW=7777 FOR DIAGNOSTIC /MESSAGES PUNCHED ON BIN TAPE. 7687 7618 7684 3882 1375 DEPFLA, CLA OSR DCA FLAGS TAD RET DCA EXEC+1 /THE "READ" MAY BE ENTERED FROM "BEGG" TAD FLAGS AND K70 TAD C6202 DCA EXEC JMS EXEC-1 1882 /OR "GO". RDRSW=7777 IF FROM BEGG ELSE /IT IS = 0000. 8374 1238 3885 /CIF /EXECUTE CIF BY JMS 7645 7646 7848 3812 CMA DCA RDRSW 1682 7884 7986 9374 1372 7628 7621 7622 TAD FLAGS 1007 7710 5256 TAD RDRSEL SPA CLA JMP LO READ RAL /SW(A)=1 FOR TTY RDR 7623 AND K78 TAD K6281 /HS RDR ENTRY 6811 5252 6816 RSF JMP --! RRB RFC JMP SAV 7625 3885 4884 5778 DCA EXEC JMS EXEC-1 JMP I XHZ30 /EXECUTE COF 7626 /TTY RDR ENTRY 6282 C6282. 6031 5256 6036 7656 7657 KSF LO. /SAVE CHARACTER 7661 3013 SAV. DCA CHAR TAD CHAR /CHECK SW FOR PROPER EXIT /SW-8600 RETURN TO GO LOOP ``` # INTERSIL | | | | | CONT | WIE BEAG LOOP | | | | | 10.2 | | ODATES | |------------|-----------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------|------|---------|-------------|-------------------|-----------|--------------------------------------------------------| | | | | | | NUE BEGG LOOP<br>FOR RUB OUT | 7737 | 4084 | | IMC | /DATA | /EXECUT | e coe | | 7665 | 1364 | | TAD | H376 | | | 3400 | | | 1 8888 | | T DATE IN HEM | | 7666 | 7750 | | SPA | SNA CLA | /AC-8881 FOR RUBOUT; SKIP | | | | DOM | | , 52, 65, | T DATA IN HER | | 667 | 5273 | | JMP | NORUB | | | | | | | | | | | | | 12122 | | OUT ENTRY | | | | | | | | | | 7848 | RUB. | CMA | RUBSW | /FIRST OR SECOND RUB | | | | | /DIPLA | Y CODE | | | 672 | 5244 | | | BEGG | /SET RUBSW AND FETCH NEXT CHAR | 2241 | 1400 | | | | | | | 4.4 | J244 | | 0.11 | /DATA | FUTRY | | 3848 | | | I 0000<br>DISLEDS | (DICDI | AY DATA THAT | | 673 | 1011 | NORUB, | TAD | RUBSW | | 1142 | 3646 | | DUA | DISLEUS | | JST DEPOSITED | | 674 | 7648 | | SZA | CLA | /IGNORE DATA IF SW=7777 | | | | | | , and o | J. DEFUSITED | | 675 | 5245 | | JMP | BEGG+1 | /LEAVE RUBSW SET AND LOOK | | | | | | | | | | | | | | /FOR NEXT RUBOUT | | | | | | | | | | | | | | DATA ENTRY POINT | 1100000000 | | | | | | | | 676 | 0373 | | | CHAR<br>K300 | COVANUEL & AND & | | 2000 | | 152 | | | E POINTER | | 788 | 1344 | | | M288 | /CHANNEL 8 AND 7<br>/AC<0 IF DATA OR ORIGIN | | 7600 | M200. | 7600<br>CLA | | | 2 CLA ALSO -200 CONSTANT<br>INTER WRAPS AROUND FROM 77 | | 781 | 7518 | | SPA | | /SKIP IF L/T OR FIELD | | 7418 | | SKP | | /IF PU | INTER WRAPS AROUND FROM 11 | | 782 | | | | DAORG | | | | | 3.0 | | | | | 783 | 7758 | | SPA | SNA CLA | /SKIP IF FIELD- IF L/T AC-8686 | | | | | /ORIGI | N ENTRY | | | 784 | 5312 | | JMP | LT | | 7747 | 3000 | ORIGIN, | DCA | 0000 | | E ORIGIN- NEW | | | | | | | | | | | | | | | | | | | - | | ENTRY POINT | | | | | /DI SPL | AY CODE | | | 785<br>786 | 8374 | | | CHAR<br>K78 | | | 1000 | | | 0000 | | | | 787 | 1372 | | | K6281 | | 7751 | 3858 | | DCA | PCLEDS | /DI SPL | AY PC | | 718 | 3005 | | | EXEC | /UPDATE EXEC SUBROUTINE | | | | | /CHECK | SUH CALC | HATION | | 711 | 5245 | | | BEGG+1 | /FETCH NEXT CHARACTER | 7752 | 1914 | CHEX, | TAD | WORD! | SUR CALC | DLATION | | | | | 700,000 | | | | 1015 | | | WORD2 | | | | | | | | /LT EX | CIT . | | 1016 | | | CHKSUM | | | | | 2010 | LT, | | BEGSW | | 7755 | 5320 | | JMP | GO | /UPDAT | E CHECK SUM AND CONTINUE | | 113 | 5356 | | JMP | END | /BEG ENTERED FROM GO AND HENCE | | | | | | /ON GO | LOOP | | | 5242 | | There | BEGG-2 | /TRAILER. IBIN EXIT | | | | | | | | | | 5242 | | JMP | BEGG-S | /BEGG ENTERED FROM BEGIN AND<br>/HENCE LEADER-GO FETCH NEXT CHAR | | | | | | | | | | | | | /DOTO | OR ORIGIN EXIT | | | | | | | EGG IF NEXT CHARACTER IS TRAILER | | 115 | 7288 | DAORG. | CLA | | ON UNIGH ENI | 7756 | 1814 | END. | TAD | WORDI | OK AREAD | 15 TRAILER | | | 2010 | | | BEGSW | | | 7882 | 21102 | BSW | - Unui | | | | 717 | 5338 | | JMP | G0+1Ø | /ENTERED FROM GO; RETURN | | 1015 | | | WORD2 | | | | | | | | | | 7761 | 7841 | | CIA | | /FETCH | AND NEGATE CHECKSUM | | | | | | /CONTI | INUE BEGIN ENTRY | | | | | | /FROM | | | | | | | | | 7762 | 1816 | | TAD | CHKSUM | | DD TO CALCULATED | | | | | | | | | | | | | /CHECK | SUM. AC-0000 IF OK | | | | | | | | | | | | | | | | | | | | | | | | | | /BINBO | OT EXIT | | | | | | | | | 7763 | 3001 | | DCA | | | | | | | | | | | 7764 | 7482 | M376. | HLT | | | GUARANTEE THAT THE | | | 2000 | 100000 | were | Tables and the second s | CONTRACT THE PROPERTY OF TWEEPING | | | | | | | STOP ON EXIT SINCE | | 28 | 3816 | GO. | DCA | CHKSUM | /CHECK SUM CLEARED IF INITIAL | | | | | | | TE AN EVEN NUMBER OF | | 21 | 1613 | | | CHAR | /ENTRY. | | | | | | | FROM HERE ON. ALSO | | 22 | 3014 | | | WORD! | /SATE CHAR IN WORDI | **** | 6004 | | GTF | /THE C | ONSTANT . | -376 | | | 3614 | | DUA | WUNDI | 73AIE CHAR IN WORDI | | 3002 | | | FLAGS | | | | 723 | 3012 | | DCA | RDRSW | /SET UP RDR SW FOR ENTRY | 7767 | | | | I ++1 | | | | | 3.00.3.00 | | | | /FROM GO | | 7434 | XHZ30. | HZ3Ø | | | | | 124 | 5247 | | JMP | READ | /PSEUDO JMS TO READ | 8.01.0.00 | | STORES. | | | | | | | | | | | N FROM READ | 7771 | 8818 | 1.0010. | 8818 | | | | | 725 | 3815 | | DCA | WORD2 | | | | | | | | | | | | | 1450000 | September - | | | 6281 | K6201. | 6201 | | | | | 726 | 3010 | | DCA | BEGSV | /SET UP BEGG SW FOR | | 9388 | K300, | 300 | | | | | 97 | 5244 | | IMP | BEGG | /ENTRY FROM GO<br>/PSEUDO JMS TO BEGG | | 8878 | K70. | 78 | | | | | | 3544 | | Oth | | ACTER LOOK AHEAD RETURN | 1115 | 5484 | RET. | JMP | I EXEC-1 | PRETUR | N FROM CDF SUBROUTINE | | | | | | | BEGG IF NEXT CHAR IS NOT | | | | | | | | | | | | | /TRAIL | | | | | | /OCT | 1 1975 | T. THOMAS | | | 1814 | | | WORDI | | | | | | , | | | | 731 | 7106 | | | RTL | | | | | | | | | | 732 | 7886 | | RTL | | | | | | | | | | | 733 | 7006 | | RTL | | | | | | | 78 0 | | | | 734 | 1815 | | TAD<br>SZL | WORD2 | (1-0 to harden) | | | | | | | | | | 5347 | | | ORIGIN | /L=8 IF DATA;=1 FOR ORIGIN | | | | | | | | | 20 | 3041 | | OLDE | ONIGIN | | | | | | | | |